DocumentCode :
628656
Title :
Process characteristics of a 2.5D silicon module using embedded technology as a feasible solution for system integration and thinner form-factor
Author :
Ren-Shin Cheng ; Yin-Po Hung ; Tzu-Ying Kuo ; Yu-Min Lin ; Fan-Jun Leu ; Tao-Chih Chang
Author_Institution :
Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2013
fDate :
28-31 May 2013
Firstpage :
1975
Lastpage :
1979
Abstract :
In the evolution of IC package, the primary trend is regarded to be the upgrading from planar 2D integration to 3D stacking. But before stepping into 3D IC category, a transitional generation called 2.5D is proposed. Due to the extremely fine pitch of modern IC, the IC substrate is difficult to match due to the incomparable line width/space. Therefore, a silicon interposer is introduced to fulfill the requirement of circuit re-distribution. In this paper, a package structure contains Si interposer to meet the demand of smaller and thinner form factor is proposed. The interposer is embedded into substrate by means of dielectric material lamination rather than solders joining and flip chip bonding. The embedded packaging technology is an integration of embedding active and passive components in built-up substrates and printed circuit boards (PCB). It can also be regarded as a process integration of PCB substrate and silicon substrate that raised the package density and miniaturized the package volume. In this investigation, an 8 inch thinned wafer was used as the test vehicle. Through silicon vias (TSVs) for interconnection could be produced either by deep reactive ion etching (DRIE) at wafer-level or by laser drilling at chiplevel. Meanwhile, Si chips were interconnected to the Si interposer to form an integrated 2.5D module. Afterwards, the 2.5D module was embedded by laminating a dielectric layer on both side of the module. Subsequently, the UV laser was used to form blind vias on the dielectric layer, and the chemical processes including de-smear, seed layer coating, Cu plating were applied to form the circuits or the BGA pads on the top or the bottom surface of build-up layer to connect the circuits of the 2.5D module. After circuit forming, the dielectric layer was fully cured at 170°C to enhance the adhesion between the Cu trace and the dielectric material. With this architecture, the thickness of interposer in a 2.5D-SiP could be subtracted, and the e- ectrical performance should be improved because of a shorter signal transmission route. The feasibility of the packaging structure has been verified. The reliability is assessing by preconditioning, and the results were also discussed here.
Keywords :
ball grid arrays; chip scale packaging; coating techniques; dielectric materials; electroplating; elemental semiconductors; embedded systems; integrated circuit interconnections; integrated circuit reliability; laminations; laser beam machining; modules; passive networks; printed circuits; silicon; sputter etching; system-in-package; three-dimensional integrated circuits; wafer level packaging; 2.5D silicon module; 2.5D-SiP; 3D IC packaging; 3D stacking; BGA pad; Cu plating processing; DRIE; PCB; Si; TSV; UV laser; active component; chemical processing; chip- level. drilling; deep reactive ion etching; desmear processing; dielectric material lamination; embedded packaging technology; flip chip bonding; interconnection; laser drilling; line width/space; package density; passive component; planar 2D integration system; printed circuit board; redistribution circuit; reliability; seed layer coating; signal transmission route; size 8 inch; solder joining; temperature 170 degC; thinner form-factor; through silicon vias; wafer-level etching; Integrated circuits; Lamination; Reliability; Silicon; Strain; Stress; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2013 IEEE 63rd
Conference_Location :
Las Vegas, NV
ISSN :
0569-5503
Print_ISBN :
978-1-4799-0233-0
Type :
conf
DOI :
10.1109/ECTC.2013.6575849
Filename :
6575849
Link To Document :
بازگشت