Title :
An FPGA design and implementation framework combined with commercial VLSI CADs
Author :
Qian Zhao ; Amagasaki, Motoki ; Iida, Michihisa ; Kuga, Morihiro ; Sueyoshi, Tetsuro
Author_Institution :
Grad. Sch. of Sci. & Technol., Kumamoto Univ., Kumamoto, Japan
Abstract :
Conventional full-custom reconfigurable logic device design and implementation are time consuming processes. In this research, we propose a design framework in order to improve FPGA IP core design efficiency by link academic FPGA design flow and commercial VLSI CADs based on the synthesizable method. A novel FPGA routing tool is developed in this framework, namely the EasyRouter. By using simple templates, EasyRouter can automatically generate the HDL codes and the configuration bitstream for an FPGA. With this design flow, accurate physical information can be reported when a new FPGA architecture is evaluated with reliable commercial VLSI CADs. For FPGA architectures that cannot be easily implemented with present VLSI process, EasyRouter provides a fast performance analysis flow, which improved delay accuracy 5.1 times than VPR on average.
Keywords :
VLSI; field programmable gate arrays; hardware description languages; logic CAD; network routing; reconfigurable architectures; EasyRouter; FPGA IP core design efficiency; FPGA design; FPGA routing tool; HDL codes; commercial VLSI CAD; configuration bitstream; field programmable gate arrays; implementation framework; performance analysis flow; reconfigurable logic device design; Delays; Field programmable gate arrays; Hardware design languages; IP networks; Routing; Tiles; Very large scale integration;
Conference_Titel :
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2013 8th International Workshop on
Conference_Location :
Darmstadt
Print_ISBN :
978-1-4673-6180-4
DOI :
10.1109/ReCoSoC.2013.6581534