DocumentCode :
634380
Title :
Optimal deployment of shadowed registers in systems with serial clock distribution
Author :
Trifkovic, Milana ; Raic, Dusan ; Strle, Drago
Author_Institution :
Fac. of Electr. Eng., Univ. of Ljubljana, Ljubljana, Slovenia
fYear :
2013
fDate :
24-27 June 2013
Firstpage :
161
Lastpage :
164
Abstract :
Digital sections in several high-precision mixed systems operate at a relatively low frequency, allowing the trading of speed for the mitigation of switching noise and power distribution problems. While the serial clock distribution potentially solves most of these problems, the standard library cells and synthesis tools do not provide much, if any support for the serial clock tree implementation. In our work we propose the necessary design flow modification and seek the optimal clock signal allocation for the deployment of shadowed registers subject to timing constraints and minimal area overhead.
Keywords :
integrated circuit noise; shift registers; digital sections; flow modification; high-precision mixed systems; optimal clock signal allocation; power distribution problems; serial clock distribution; serial clock tree implementation; shadowed registers; standard library cells; switching noise mitigation; Clocks; Delays; Registers; Standards; Switches; Synchronization; Clock tree; Serial Clock Distribution; Switching noise; Timing model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2013 9th Conference on
Conference_Location :
Villach
Print_ISBN :
978-1-4673-4580-4
Type :
conf
DOI :
10.1109/PRIME.2013.6603123
Filename :
6603123
Link To Document :
بازگشت