DocumentCode
634658
Title
Error resilient logic circuits under dynamic variations
Author
Kwanyeob Chae ; Mukhopadhyay, Saibal
Author_Institution
Georgia Inst. of Technol., Atlanta, GA, USA
fYear
2013
fDate
8-10 July 2013
Firstpage
250
Lastpage
250
Abstract
Summary form only given. The design of low power and robust circuits under dynamic variations has emerged as a key challenge for silicon technologies. A particularly challenging problem is to tolerate transient supply noise that can occur in nanoseconds to microseconds time scales. The use of voltage or timing safety margin helps tolerate dynamic variations but at the expense of reduced performance or increased power dissipation. This talk will present adaptive circuit techniques to design resilient pipelines under fast transient variations. The presented techniques will allow a pipeline circuit to operate with minimal safety margin while preventing timing errors by adaptive clocking as well as time-borrowing and clock stretching. The measurement data from test-chips designed in 130nm CMOS technology will be presented to demonstrate the effectiveness of adaptive circuit techniques in designing low-power and resilient pipeline circuits.
Keywords
CMOS logic circuits; CMOS technology; adaptive circuit techniques; clock stretching; dynamic variations; error resilient logic circuits; low-power pipeline circuits; measurement data; microseconds time scales; nanoseconds time scales; power dissipation; resilient pipeline circuits; robust circuits; silicon technologies; test-chips; time-borrowing; timing safety margin; Clocks; Logic circuits; Pipelines; Robustness; Safety; Timing; Transient analysis;
fLanguage
English
Publisher
ieee
Conference_Titel
On-Line Testing Symposium (IOLTS), 2013 IEEE 19th International
Conference_Location
Chania
Type
conf
DOI
10.1109/IOLTS.2013.6604094
Filename
6604094
Link To Document