• DocumentCode
    634741
  • Title

    Demonstration of an 8×8-bit RSFQ multi-port register file

  • Author

    Kirichenko, A.F. ; Sahu, Akanksha ; Filippov, Timur V. ; Mukhanov, Oleg A. ; Dotsenko, Andriy V. ; Dorojevets, Mikhail ; Kasperek, Artur K.

  • Author_Institution
    HYPRES, Inc., Elmsford, CA, USA
  • fYear
    2013
  • fDate
    7-11 July 2013
  • Firstpage
    1
  • Lastpage
    3
  • Abstract
    As a part of the 8-bit RSFQ processor datapath development, we have designed, fabricated, and experimentally demonstrated an 8×8-bit RSFQ multi-port register file. The register file provides input data operands and stores Arithmetic Logic Unit (ALU) results. It can perform two simultaneous non-destructive “read” operations and one “write” operation and is capable of storing eight 8-bit words. The distinct feature of the design is an extensive use of passive transmission lines (PTLs) for very complex interconnects inside the register file. The register file is designed for integration with recently demonstrated 20-GHz 8-bit RSFQ ALU. It is fabricated with the standard HYPRES´s 1.0-um 4.5-kA/cm2 process. The circuit is placed on a 1 cm × 1 cm chip and consists of ~4,000 Josephson junctions.
  • Keywords
    Josephson effect; logic circuits; ALU; Josephson junction; PTL; RSFQ multiport register file; RSFQ processor datapath development; arithmetic logic unit; frequency 20 GHz; passive transmission lines; size 1.0 micron; standard HYPRES; word length 8 bit; Joining processes; Josephson junctions; Latches; Power dissipation; Registers; Superconducting logic circuits; Testing; HPC; RSFQ; memory; processor; register file;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Superconductive Electronics Conference (ISEC), 2013 IEEE 14th International
  • Conference_Location
    Cambridge, MA
  • Print_ISBN
    978-1-4673-6369-3
  • Type

    conf

  • DOI
    10.1109/ISEC.2013.6604257
  • Filename
    6604257