• DocumentCode
    63787
  • Title

    Impact of Mechanical Stress on the Full Chip Timing for Through-Silicon-Via-based 3-D ICs

  • Author

    Athikulwongse, Krit ; Jae-Seok Yang ; Pan, David Z. ; Sung Kyu Lim

  • Author_Institution
    Nat. Electron. & Comput. Technol. Center, Pathum Thani, Thailand
  • Volume
    32
  • Issue
    6
  • fYear
    2013
  • fDate
    Jun-13
  • Firstpage
    905
  • Lastpage
    917
  • Abstract
    In this paper, we study the impact of through-silicon-via (TSV) and shallow trench isolation (STI) stress on the timing variations of 3-D IC. We also propose the first systematic TSV-STI-stress-aware timing analysis and show how to optimize layouts for better performance. First, we generate a stress contour map with an analytical radial stress model for TSV. We also develop a stress model for STI from finite element analysis results. Then, depending on geometric relation between TSVs, STI, and transistors, the tensile and compressive stresses are converted to hole and electron mobility variations. Mobility-variation-aware cell library and netlist are generated and incorporated into an industrial engine for timing analysis of 3-D IC. We observe that TSV stress and STI stress interact with each other, and rise and fall time react differently to stress and relative locations with respect to both TSVs and STIs. Overall, TSV-STI-stress-induced timing variations can be as much as ±15% at the cell level. Thus, as an application to layout optimization, we exploit the stress-induced mobility enhancement to improve performance of 3-D ICs. We show that stress-aware layout perturbation could reduce cell delay by up to 23.37% and critical path delay by 6.67% in our test case.
  • Keywords
    electron mobility; engines; finite element analysis; hole mobility; isolation technology; optimisation; three-dimensional integrated circuits; transistors; analytical radial stress model; critical path delay; electron mobility variations; finite element analysis; full chip timing; geometric relation; hole mobility variations; industrial engine; layout optimization; mechanical stress; mobility-variation-aware cell library; netlist; shallow trench isolation stress; stress-aware layout perturbation; stress-induced mobility enhancement; stresses compressive; systematic TSV-STI-stress-aware timing analysis; through-silicon-via-based 3D IC; timing variations; Integrated circuit modeling; Layout; Silicon; Tensile stress; Through-silicon vias; Timing; 3-D IC; TSV; mobility variation; stress;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/TCAD.2013.2237770
  • Filename
    6516720