Title :
High-Performance InAs-On-Insulator n-MOSFETs With Ni-InGaAs S/D Realized by Contact Resistance Reduction Technology
Author :
SangHyeon Kim ; Yokoyama, Masafumi ; Nakane, Ryosho ; Ichikawa, Osamu ; Osada, Takenori ; Hata, Masaharu ; Takenaka, Mitsuru ; Takagi, Shinichi
Author_Institution :
Dept. of Electr. Eng. & Inf. Syst., Univ. of Tokyo, Tokyo, Japan
Abstract :
We have systematically analyzed the components of source/drain (S/D) resistance (RSD) in InGaAs n-MOSFETs with Ni-InGaAs metal S/D. It is found that Ni-InGaAs has a low resistivity of ~250 μΩ·cm in a thickness of Ni-InGaAs (TNi-InGaAs) of down to ~4 nm. Contact resistance between the contact pads and Ni-InGaAs (RC) is found to be the most dominant component of RSD in control InGaAs MOSFETs, because of the existence of Ni oxides. By developing a surface cleaning process using NH4OH and H2 plasma for Ni-InGaAs surfaces, we have reduced RC down to 11 Ω·μm without any accompanying drawbacks. Also, the increase in the channel indium (In) content has provided further RSD reduction. Employing these RSD reduction technologies, we present 20-nm-channel length (Lch) InAs-on-insulator n-MOSFETs on Si substrates with Ni-InGaAs metal S/D. The devices provide a high maximum ON-current (ION) and maximum transconductance (Gm) of 2.38 mA/μm and 1.95 mS/μm at drain voltage (VD) of 0.5 V. This high performance is attributable to the low RSD realized by the surface cleaning process of Ni-InGaAs surfaces before the contact pad formation as well as the increase in the In content in the channel layer. Furthermore, it is found that the interface resistance (Rinterface) between Ni-InGaAs and InGaAs channels can be reduced down to 50 Ω·μm by increasing the In content in the channel layers.
Keywords :
III-V semiconductors; MOSFET; contact resistance; gallium arsenide; indium compounds; nickel; plasma materials processing; semiconductor-insulator boundaries; semiconductor-metal boundaries; surface cleaning; InAs; Ni-InGaAs; Si; channel indium content; contact pad formation; contact resistance reduction technology; high-performance InAs-On-insulator n-MOSFET; interface resistance; plasma; size 20 nm; source/drain resistance; surface cleaning process; Cleaning; Indium gallium arsenide; MOSFET circuits; Nickel; Resistance; Surface treatment; Extremely thin-body (ETB) MOSFETs; InGaAs n-MOSFETs; Ni-InGaAs S/D; Schottky S/D; metal source/drain (S/D);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2013.2279363