DocumentCode :
63802
Title :
A 247 µW 800 Mb/s/pin DLL-Based Data Self-Aligner for Through Silicon via (TSV) Interface
Author :
Soo-Bin Lim ; Hyun-woo Lee ; Junyoung Song ; Chulwoo Kim
Author_Institution :
Dept. of Nano-Semicond. Eng., Korea Univ., Seoul, South Korea
Volume :
48
Issue :
3
fYear :
2013
fDate :
Mar-13
Firstpage :
711
Lastpage :
723
Abstract :
Among the stacked dies using through silicon via (TSV), data conflictions occur due to process mismatches, which decrease the data valid window and consume unwanted power due to the short circuit current. This paper presents the DLL-based data self-aligner (DBDA), which reduces data conflictions among stacked dies. The stacked dies employing the proposed DBDAs automatically align their data output timings without relying on any control signals from the master die or an extra signal among the stacked die. The DBDA reduces the data confliction time (tDC) due to process, voltage and temperature (PVT) variations from 500 ps to 50 ps and thereby reduces the short current from 3.62 mA to 0.41 mA. The proposed DBDA has two operation modes: the synchronous self-align mode (SSAM), in which the data is aligned in the external clock domain and the asynchronous self-align mode (ASAM). The lock time of DBDA is less than 20 cycles in SSAM. Additionally, the lock detector (LD) and proposed re-calibrator help the DBDA to find the optimal calibration period under temperature variation. They also reduce the calibration current of DBDA by 45.5%. A prototype DBDA implemented in 130 nm CMOS technology dissipates 247 μW for 800 Mb/s/pin. For reduction of the leakage current during the power down mode or the self-refresh mode, this paper proposes a leakage current controller, which reduces the leakage power by 90.5%.
Keywords :
CMOS integrated circuits; delay lock loops; leakage currents; short-circuit currents; three-dimensional integrated circuits; ASAM; CMOS technology; DBDA; DLL-based data self-aligner; LD; PVT variations; SSAM; TSV interface; asynchronous self-align mode; control signals; current 3.62 mA to 0.41 mA; data confliction time; data valid window; external clock domain; leakage current controller; lock detector; optimal calibration period; power 247 muW; power down mode; process-voltage and temperature variation; self-refresh mode; short circuit current; size 130 nm; size 247 mum; stacked dies; synchronous self-align mode; through silicon via interface; time 500 ps to 50 ps; Delay; Detectors; Leakage current; Random access memory; Short circuit currents; Through-silicon vias; Calibration; GDDR6; PVT variation; data confliction; deep power down; delay-locked loop (DLL); dynamic random access memory (DRAM); half period detector; leakage power; power down; self-aligner; self-refresh; short current; synchronous mirror delay (SMD); through silicon via (TSV);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2242251
Filename :
6466432
Link To Document :
بازگشت