DocumentCode :
640431
Title :
An effective model extraction method with state space compression for model checking SystemC TLM designs
Author :
Yanyan Gao ; Xi Li
Author_Institution :
Sch. of Comput. & Inf., Hefei Univ. of Technol., Hefei, China
fYear :
2013
fDate :
15-18 July 2013
Firstpage :
64
Lastpage :
71
Abstract :
SystemC has become a de-facto standard language for SoC and ASIP designs. The verification of implementation with SystemC is the key to guarantee the correctness of designs and prevent the errors from propagating to the lower levels. The gap between SystemC TLM model and its corresponding formal model makes it hard to perform automated translation between them. SystemC describes process behavior in sequential statements and usually employs intermediate variables, while most model checking languages for hardware only describe parallel behaviors, in which the usage of intermediate variables not only increases state space and may prolong execution time, but also introduce potential errors. For a model checking language which supports parallel description, the elimination of redundant intermediate variables is requisite and also an efficient way to reduce the state space. This paper intends to solve these issues: (1) proposing an extraction method that can implement the translation from a description which supports sequential execution to a description supports parallel execution; (2) identifying and removing redundant intermediate variables. In this paper, a novel mechanism is presented to automatically extract behavior description from SystemC to a widespreadly used model checking language SMV. We have implemented a tool SC2SMV and performed actual extraction process on it to demonstrate the effectiveness of the method presented in this paper.
Keywords :
formal verification; hardware-software codesign; ASIP design; SoC design; SystemC TLM designs; de-facto standard language; formal model; model checking languages; model extraction method; parallel description; state space compression; Educational institutions; Equations; Hardware; Model checking; Standards; Time-domain analysis; Time-varying systems; SMV; SystemC; TLM; model checking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Computer Systems: Architectures, Modeling, and Simulation (SAMOS XIII), 2013 International Conference on
Conference_Location :
Agios Konstantinos
Type :
conf
DOI :
10.1109/SAMOS.2013.6621107
Filename :
6621107
Link To Document :
بازگشت