DocumentCode :
642605
Title :
Enabling energy-aware design decisions for behavioural descriptions containing black-box IP-components
Author :
Kosmann, Lars ; Lorenz, Daniel ; Reimer, Axel ; Nebel, Wolfgang
Author_Institution :
OFFIS-Inst. for Inf. Technol., Oldenburg, Germany
fYear :
2013
fDate :
9-11 Sept. 2013
Firstpage :
51
Lastpage :
58
Abstract :
The abstraction level of designing digital circuits is rising since high-level synthesis tools are gaining acceptance and are available from different vendors. Simultaneously, the demand for accurate energy estimations on higher abstraction levels is increasing. But estimating energy on these abstraction levels is a difficult task since switching capacitances and area depend on scheduling and allocation decisions which are made during high-level synthesis. In this paper a current energy estimation methodology is extended by a power estimation approach to enable energy-aware design designs on behavioural level. The energy estimation uses control-flow information to model energy and runtime of a component while the power estimation approach generates power and protocol state machines by monitoring external port behaviour and putting it in relation to power dissipation. The methodology is evaluated for a linear predictive coding algorithm receiving its input data from a memory block which is provided as a black-box IP-component. By using the presented estimation methodology, it can be decided at behavioural level whether the usage of this memory element violates a given power budget. The average estimation error for energy is 12.55% while runtime can be estimated with an error of 1.5%.
Keywords :
integrated circuit design; integrated circuit modelling; integrated logic circuits; abstraction level; behavioural descriptions; black-box IP-components; control-flow information; digital circuits; energy estimation methodology; energy-aware design decisions; linear predictive coding algorithm; power dissipation; power estimation approach; Energy consumption; Estimation; IP networks; Logic gates; Runtime; Switches; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2013 23rd International Workshop on
Conference_Location :
Karlsruhe
Type :
conf
DOI :
10.1109/PATMOS.2013.6662155
Filename :
6662155
Link To Document :
بازگشت