DocumentCode :
642627
Title :
Power modeling and characterization of Graphene-based logic gates
Author :
Miryala, Sandeep ; Calimera, A. ; Macii, E. ; Poncino, Massimo
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Turin, Italy
fYear :
2013
fDate :
9-11 Sept. 2013
Firstpage :
223
Lastpage :
226
Abstract :
As a result of CMOS technology approaching its physical limits and of the semiconductor market has started asking for materials that are able to implement new smarter devices, Graphene and composites are emerging as potential replacements for Silicon. Unlike true semiconductors, however, Graphene shows a zero-gap energy band structure that could potentially limit its use in digital applications. Nevertheless, recent works have proven the possibility of implementing electrostatically controlled pn-junctions which serve as a basic primitive for a new class of digital logic gates. These gates naturally behave as a 2-to-1 multiplexer in which the polarity of the input select line can be dynamically reconfigured: the Reconfigurable Graphene MUltipleXer (RG-MUX). Interconnection of multiple RG-MUXs with proper assignments of the inputs signals allow to implement all the basic Boolean logic functions. In this work we investigate the electrical properties of RG-MUXs. More specifically, we introduce a power consumption model that could be used in future design and optimization tools for digital circuits. Characterization data obtained through SPICE-level simulations of a RG-MUX are collected and used to validate the model.
Keywords :
Boolean functions; graphene; logic gates; multiplexing equipment; 2-to-1 multiplexer; Boolean logic functions; CMOS technology; RG-MUX; SPICE-level simulations; digital circuit design; digital circuit optimization tool; digital logic gates; electrostatically-controlled pn-junctions; graphene-based logic gate characterization; power consumption model; power modeling; reconfigurable graphene multiplexer; semiconductor market; smarter devices; zero-gap energy band structure; Capacitance; Graphene; Load modeling; Logic gates; Power dissipation; Resistance; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2013 23rd International Workshop on
Conference_Location :
Karlsruhe
Type :
conf
DOI :
10.1109/PATMOS.2013.6662177
Filename :
6662177
Link To Document :
بازگشت