DocumentCode :
642629
Title :
Adaptive routing and Dynamic Frequency Scaling for NoC power-performance optimizations
Author :
Zoni, Davide ; Flich, Jose ; Fornaciari, William
Author_Institution :
DEIB, Politec. di Milano, Milan, Italy
fYear :
2013
fDate :
9-11 Sept. 2013
Firstpage :
231
Lastpage :
234
Abstract :
On-chip networks (NoCs) promise to become an efficient communication infrastructure for multi-core architectures. However, there is still a need for efficient power-performance methodologies, since the interconnect power-envelope is really slim and cannot be neglected. Indeed, new power-aware design explorations in current and future multicore systems are needed. The possibility to use different router microarchitectural options and different routing algorithms to increase performance, combined with standard power-aware mechanisms, i.e. DVFS and Power Gating techniques, provides a huge design space to be explored. In this perspective, this paper presents a comparative analysis of different NoC routing algorithms combined with Dynamic Frequency Scaling (DFS).
Keywords :
circuit optimisation; network routing; network-on-chip; DVFS technique; NoC power-performance optimizations; NoC routing algorithm; adaptive routing; dynamic frequency scaling; interconnect power-envelope; multicore architecture; multicore systems; on-chip networks; power gating technique; power-aware design exploration; router microarchitectural options; standard power-aware mechanisms; Adaptation models; Algorithm design and analysis; Heuristic algorithms; Routing; Switches; System-on-chip; Time-frequency analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power and Timing Modeling, Optimization and Simulation (PATMOS), 2013 23rd International Workshop on
Conference_Location :
Karlsruhe
Type :
conf
DOI :
10.1109/PATMOS.2013.6662179
Filename :
6662179
Link To Document :
بازگشت