• DocumentCode
    643429
  • Title

    A low-voltage, Low-Power 4-bit BCD adder, designed using the Clock Gated Power Gating, and the DVT scheme

  • Author

    Saha, D. ; Basak, S. ; Mukherjee, Sayan ; Sarkar, Chandan K.

  • Author_Institution
    Dept. of Electron. & Telecommun. Eng., Jadavpur Univ., Kolkata, India
  • fYear
    2013
  • fDate
    26-28 Sept. 2013
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    This paper proposes a Low-Power, Energy Efficient 4bit Binary Coded Decimal (BCD) adder design where the conventional 4-bit BCD adder has been modified with the Clock Gated Power Gating Technique. Moreover, the concept of DVT (Dual-vth) scheme has been introduced while designing the full adder blocks to reduce the Leakage Power, as well as, to maintain the overall performance of the entire circuit. The reported architecture of 4-bit BCD adder is designed using 45 nm technology and it consumes 1.384 μWatt of Average Power while operating with a frequency of 200 MHz, and a Supply Voltage (Vdd) of 1 Volt. The results obtained from different simulation runs on SPICE, indicate the superiority of the proposed design compared to the conventional 4-bit BCD adder. Considering the product of Average Power and Delay, for the operating frequency of 200 MHz, a fair 47.41% reduction compared to the conventional design has been achieved with this proposed scheme.
  • Keywords
    SPICE; adders; binary codes; clocks; digital arithmetic; logic design; logic simulation; low-power electronics; performance evaluation; power aware computing; BCD adder architecture; DVT scheme; SPICE; average power; clock gated power gating technique; frequency 200 MHz; leakage power; low-power energy efficient binary coded decimal adder design; low-voltage low-power BCD adder; operating frequency; power 1.384 muW; size 45 nm; supply voltage; word length 4 bit; Adders; Clocks; Delays; Logic gates; Power demand; Switching circuits; Transistors; BCD; DVT Scheme; Decimal Arithmetic; Delay; Full Adder; Leakage Power; Power Gating; RCA; Sleep Transistor;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing, Computing and Control (ISPCC), 2013 IEEE International Conference on
  • Conference_Location
    Solan
  • Print_ISBN
    978-1-4673-6188-0
  • Type

    conf

  • DOI
    10.1109/ISPCC.2013.6663444
  • Filename
    6663444