Title :
Improvement of linear equivalent circuit model to identify simultaneous switching noise current in cryptographic integrated circuits
Author :
Iokibe, Kengo ; Amano, Tetsuo ; Okamoto, K. ; Toyota, Yoshitaka ; Watanabe, Toshio
Author_Institution :
Grad. Sch. of Natural Sci. & Technol., Okayama Univ., Okayama, Japan
Abstract :
The authors previously proposed a method based on a linear equivalent circuit model to predict vulnerability of cryptographic devices before fabrication. The method was verified to demonstrate the correlation power analysis attack, a major side-channel attack method, to a cryptographic device with outstanding accuracy. However, no obvious correlation was seen between the equivalent current source modeling the generation of the simultaneous switching noise (SSN) current in the circuit model and the encryption operation used in the previous study. Therefore, in this study, we improved the topology of the linear equivalent circuit model matched with the physical construction of the power distribution network (PDN) and re-identified the equivalent current source. By comparing the improved current source with the encryption operation, obvious correlations between them were found with respect to the period of the round operation and the dependency of the SSN current on the Hamming distance between successive intermediates. The improved equivalent current source was applied on a Field-Programmable Gate Array (FPGA) in which an Advance Encryption Standard (AES) circuit was implemented to simulate power traces that were confirmed to coincide with measured ones. Correlation between the simulated power traces and the power model was investigated using a set of 1000 plaintexts. As a result, the correlation coefficients agreed well with those for measured power traces. Improving the equivalent circuit model topology, thus, helped to identify the SSN current generated in the FPGA during the AES operation.
Keywords :
cryptography; equivalent circuits; field programmable gate arrays; integrated circuit interconnections; integrated circuit modelling; linear network analysis; AES circuit; AES operation; FPGA; Hamming distance; PDN; SSN current generation; advance encryption standard circuit; correlation coefficients; correlation power analysis attack; cryptographic device vulnerability; cryptographic integrated circuits; encryption operation; equivalent circuit model topology; equivalent current source modeling; equivalent current source re-identification; field-programmable gate array; linear equivalent circuit model; measured power traces; power distribution network; side-channel attack method; simultaneous switching noise current identification; Bandwidth; Couplings; Cryptography; High definition video; Time measurement; Time-frequency analysis;
Conference_Titel :
Electromagnetic Compatibility (EMC), 2013 IEEE International Symposium on
Conference_Location :
Denver, CO
Print_ISBN :
978-1-4799-0408-2
DOI :
10.1109/ISEMC.2013.6670526