DocumentCode :
646809
Title :
Investigation of power & ground co-reference for high-speed signal in package design
Author :
Jianmin Zhang ; Siow Chek Tan ; Hong Shi ; Dan Oh
Author_Institution :
Altera Corp., San Jose, CA, USA
fYear :
2013
fDate :
5-9 Aug. 2013
Firstpage :
846
Lastpage :
851
Abstract :
With silicon process technology advanced to 20 nm node and beyond, die size is continuously shrinking. Package cost is very sensitive to the total cost of an entire chip/ASIC (Application-Specific Integrated Circuit). To reduce package cost, either the package layer count needs to be reduced or the package size needs to be decreased. For a given chip/ASIC design, its high-speed IO (Input Output) pin numbers are fixed in order to meet a certain functional specification, and associated power pins are optimized to guarantee the IO performance. If some of the power pins can be used as references for high-speed IOs, a same die can sit on a small package or a same package can accommodate a die with more high-speed IO pins, which equivalently results the package cost reduction. This motivates the investigation on power and ground co-reference design for highs-speed IOs not only on the concern of cost reduction but also the design insights. In this paper, a production based package with pure ground as reference is studied. A power and ground co-reference design is formed by changing six ground pins from the production package to power pins in test package. The performance of high-speed IOs is compared between pure ground reference design and the power and ground co-reference design. Discussions and conclusions are followed by the comparison, and further study is proposed at the end of the paper.
Keywords :
application specific integrated circuits; cost reduction; integrated circuit design; integrated circuit packaging; ASIC design; application-specific integrated circuit; die size; functional specification; high-speed signal; package cost reduction; package design; power-ground co-reference design; silicon process technology; Capacitance; Couplings; Crosstalk; Insertion loss; Pins; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility (EMC), 2013 IEEE International Symposium on
Conference_Location :
Denver, CO
ISSN :
2158-110X
Print_ISBN :
978-1-4799-0408-2
Type :
conf
DOI :
10.1109/ISEMC.2013.6670528
Filename :
6670528
Link To Document :
بازگشت