• DocumentCode
    648705
  • Title

    Software-programmable digital pre-distortion on the Zynq SoC

  • Author

    Ozgul, Baris ; Langer, Juergen ; Noguera, Juanjo ; Visses, Kees

  • Author_Institution
    Xilinx, Inc., Dublin, Ireland
  • fYear
    2013
  • fDate
    7-9 Oct. 2013
  • Firstpage
    288
  • Lastpage
    289
  • Abstract
    Digital pre-distortion (DPD) is an advanced digital signal-processing technique that mitigates the effects of power amplifier (PA) nonlinearity in wireless transmitters. DPD plays a key role in providing efficient radio digital front-end (DFE) solutions for 3G/4G basestations and beyond. Modern FPGAs are a promising target platform for the implementation of flexible wireless DFE solutions, including DPD. In this paper, we present a software programmable design flow that facilitates the implementation and integration of efficient DPD solutions on Xilinx´s Zynq All Programmable SoC, combining industry-standard embedded processors and programmable logic fabric into one chip. In addition to software programmability, another key contribution of this design flow is the flexible partitioning of functionality among hardware and software components, depending on the complexity of the DPD parameter estimation algorithm in use. We have applied processor-specific optimizations to the software implementation and used the Vivado High-Level Synthesis (HLS) tool as the design tool for the programmable logic. Using this design flow, we integrated a complete DPD feedback path on the Zynq SoC that achieves up to 7x speed-up from hardware acceleration.
  • Keywords
    field programmable gate arrays; high level synthesis; power amplifiers; system-on-chip; 3G/4G basestations; FPGA; Vivado high-level synthesis tool; Zynq SoC; advanced digital signal-processing technique; flexible wireless DFE solutions; power amplifier nonlinearity; radio digital front-end; software programmable design flow; software-programmable digital pre-distortion; wireless transmitters;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
  • Conference_Location
    Istanbul
  • Type

    conf

  • DOI
    10.1109/VLSI-SoC.2013.6673292
  • Filename
    6673292