DocumentCode :
648711
Title :
A power-efficient hierarchical network-on-chip topology for stacked 3D ICs
Author :
Matos, Debora ; Reinbrecht, Cezar ; Motta, Thiago ; Susin, A.
Author_Institution :
PPGC - Grad. Program in Comput. Sci. - UFRGS Inst. of Inf., Porto Alegre, Brazil
fYear :
2013
fDate :
7-9 Oct. 2013
Firstpage :
308
Lastpage :
313
Abstract :
Multi-Processors Systems-on-Chip (MPSoCs) are demanding for high performance, low power and high density, and therefore, three-dimensional integrated circuits (3DIC) emerge as a solution to integrate these systems. In order to appropriately interconnect the layers of these systems in terms of flexibility and scalability, a Network-on-Chip (NoC) is typically employed. In this paper, we argue about the scenario of 3D designs, covering all important issues about this new concept. In agreement with all features discussed in this paper, we have proposed a hierarchical 3D topology that meets well the reality of these designs. Experimental results analyze different topologies and show the large benefits in area and power of our proposal.
Keywords :
logic design; multiprocessing systems; network topology; network-on-chip; three-dimensional integrated circuits; 3D IC; MPSoC; hierarchical 3D topology; hierarchical network-on-chip topology; multiprocessors systems-on-Chip; three dimensional integrated circuits; 3DIC; NoC; TSVs; hierarchy; topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Very Large Scale Integration (VLSI-SoC), 2013 IFIP/IEEE 21st International Conference on
Conference_Location :
Istanbul
Type :
conf
DOI :
10.1109/VLSI-SoC.2013.6673298
Filename :
6673298
Link To Document :
بازگشت