DocumentCode
649036
Title
High-speed conflict-free layered LDPC decoder for the DVB-S2, -T2 AND -C2 standards
Author
Marchand, Claude ; Conde-Canencia, L. ; Boutillon, E.
Author_Institution
Lab.-STICC, Univ. Eur. de Bretagne, Lorient, France
fYear
2013
fDate
16-18 Oct. 2013
Firstpage
118
Lastpage
123
Abstract
Layered decoding is known to provide efficient and high-throughput implementation of LDPC decoders. However, the implementation of layered architecture is not always straightforward because of memory update conflicts in the a posteriori information memory. In this paper, we focus our attention on a particular type of conflict that is due to multiple-diagonal sub-matrices in the DVB-S2, -T2 and -C2 parity-check matrices. We propose an original solution that combines repetition of the concerned layers and the write disable of the a posteriori information memory. The implementation of this solution on an FPGA-based LDPC decoder led to an average air throughput of 200 Mbit/s with a parallelism of 45 and a clock frequency of 300 MHz. Increasing the parallelism to 120 led to an average air throughput of 720 Mbit/s with a clock frequency of 400 MHz on CMOS technology.
Keywords
CMOS integrated circuits; VLSI; decoding; digital video broadcasting; field programmable gate arrays; parity check codes; CMOS technology; DVB-C2; DVB-S2; DVB-T2; FPGA; LDPC decoder; bit rate 200 Mbit/s; bit rate 720 Mbit/s; clock frequency; field programmable gate arrays; frequency 300 MHz; frequency 400 MHz; layered decoding; low density parity check codes; parity-check matrices; DVB-S2; Low-Density Parity-Check (LDPC) code; VLSI implementation; layered decoder; memory conflict;
fLanguage
English
Publisher
ieee
Conference_Titel
Signal Processing Systems (SiPS), 2013 IEEE Workshop on
Conference_Location
Taipei City
ISSN
2162-3562
Type
conf
DOI
10.1109/SiPS.2013.6674491
Filename
6674491
Link To Document