DocumentCode :
649211
Title :
Low power self-timed carry lookahead adders
Author :
Balasubramanian, P. ; Dhivyaa, D. ; Jayakirthika, J.P. ; Kaviyarasi, P. ; Prasad, K.
Author_Institution :
Dept. of Electron. & Commun. Eng., S.A. Eng. Coll., Chennai, India
fYear :
2013
fDate :
4-7 Aug. 2013
Firstpage :
457
Lastpage :
460
Abstract :
Cell based self-timed synthesis of recursive carry lookahead adders (RCLA) utilizing generate, propagate and kill functions is described in this paper, and are compared with the recently proposed designs of self-timed section-carry based carry lookahead (SCBCLA) adders. From the simulation results corresponding to a 130nm CMOS process, it is found that with 2-bit CLA, the RCLA adder dissipates 20.2% less power than the SCBCLA adder. With 4-bit CLA, the RCLA adder reports power reduction by 16.5% than the SCBCLA adder. Further, for addition widths ranging from 32 to 64-bits, RCLA adders consume 19% less average power compared to SCBCLA adders.
Keywords :
adders; carry logic; logic design; low-power electronics; cell based self timed synthesis; low power self timed carry lookahead adders; recursive carry lookahead adders; size 130 nm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
ISSN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2013.6674684
Filename :
6674684
Link To Document :
بازگشت