Title :
Sub-sampling charge pump and random pulsewidth matching technique for frequency synthesizer
Author :
Te-Wen Liao ; Jun-Ren Su ; Chung-Chih Hung
Author_Institution :
Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper presents a frequency synthesizer system with random pulsewidth matching technique and a sub-sampling charge pump. Through the randomization and average of the pulsewidth and the reduction of current mismatch, the frequency synthesizer can reduce the ripples on the control voltage of the voltage-controlled oscillator in order to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control. To demonstrate the effectiveness of the proposed spur-reduction techniques, a 2.5 GHz to 2.7 GHz FLPLL was designed and fabricated using a TSMC 90-nm CMOS process. The proposed circuit can achieve a phase noise of -114 dBc/Hz at an offset frequency of 1 MHz and reference spurs below -74 dBc.
Keywords :
CMOS integrated circuits; charge pump circuits; clocks; frequency synthesizers; integrated circuit design; integrated circuit noise; phase locked loops; phase noise; voltage control; voltage-controlled oscillators; FLPLL; TSMC CMOS process; current mismatch reduction; frequency 2.5 GHz to 2.7 GHz; frequency synthesizer system; phase noise; phase-locked loop; random clock generator; random pulsewidth matching technique; random selection control; reference spur-reduction technique; ripple reduction; size 90 nm; subsampling charge pump; voltage-controlled oscillator; PLL; Synthesizer; low spur;
Conference_Titel :
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location :
Columbus, OH
DOI :
10.1109/MWSCAS.2013.6674829