DocumentCode
649432
Title
NOA´S-Arc: NISC based, optimized array scalable architecture
Author
Hassan, Mohamed Wasfy ; Abouel Farag, Ahmed A. ; Hanafy, Yasser Y.
Author_Institution
Comput. Eng., Arab Acad. for Sci. & Tech., Egypt
fYear
2013
fDate
4-7 Aug. 2013
Firstpage
1346
Lastpage
1349
Abstract
Statically scheduled scientific computing problems represent a large set of problems which require intensive amount of computation. The common feature characteristics of this set of problems could be used to optimize an architecture, where the utilization exceeds 90% of the peak performance. The proposed architecture is an array of reconfigurable NISC (No Instruction Set Computer) processing elements (PE) connected by a reconfigurable NOC (Network On Chip). An optimized data path for a group of problems is suggested. The control of each PE is reconfigurable to customize for each application so as the NOC. The architecture is simulated using a tile of 64 PEs to run LU decomposition algorithm of a dense matrix, and the results show a performance of 177 GFLOPS, which outperforms the GPU NVIDIA 6800 & 7800 implementations and the OpenMP parallel programming multicore solution using an Intel core 2 quad cpu with four processors cores.
Keywords
network-on-chip; parallel architectures; reconfigurable architectures; reduced instruction set computing; GFLOPS; Intel core 2 quad CPU; LU decomposition algorithm; NISC; NOA-Arc; OpenMP parallel programming multicore solution; network on chip; no instruction set computer; optimized array scalable architecture; reconfigurable NOC; Multiprocessor on Chip; Reconfigurable Processor Array; Tile of NISC; high performance computing;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems (MWSCAS), 2013 IEEE 56th International Midwest Symposium on
Conference_Location
Columbus, OH
ISSN
1548-3746
Type
conf
DOI
10.1109/MWSCAS.2013.6674905
Filename
6674905
Link To Document