DocumentCode :
649587
Title :
Comparison of analog transactions using statistics
Author :
Rath, Alexander W. ; Esen, Volkan ; Ecker, Wolfgang
Author_Institution :
Infineon Technol. AG, Tech. Univ. Munchen, Neubiberg, Germany
fYear :
2013
fDate :
23-24 Oct. 2013
Firstpage :
1
Lastpage :
6
Abstract :
The Universal Verification Methodology (UVM) has become a de facto standard in today´s functional verification of digital designs. However, it is rarely used for the verification of Designs Under Test containing Real Number Models. This paper presents a new technique using UVM that can be used in order to compare models of analog circuitry on different levels of abstraction. It makes use of statistic metrics. The presented technique enables us to ensure that Real Number Models used in chip projects match the transistor level circuitry during the whole life cycle of the project.
Keywords :
analogue circuits; integrated circuit testing; statistical analysis; analog circuit; analog transactions; chip projects; designs under test; functional verification; real number model; statistiacl analysis; transistor level circuit; universal verification methodology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2013 International Symposium on
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/ISSoC.2013.6675282
Filename :
6675282
Link To Document :
بازگشت