DocumentCode :
650947
Title :
Cost effective hardware based demosaicking algorithm for embedded system
Author :
Junshi Liu ; Yun Pan ; Wen Ding ; Ruohong Huan
Author_Institution :
Coll. of Electr. Eng., Zhejiang Univ., Hangzhou, China
fYear :
2013
fDate :
24-26 Oct. 2013
Firstpage :
1
Lastpage :
6
Abstract :
With the growing need of the high quality image captured by the camera in smartphones and other portable equipment, it is necessary to implement the demosaicking algorithm hardcore into the embedded system to balance the tradeoff between the power and performance. However, current demosaicking algorithms either produce poor image quality due to their focus on low cost hardware, or are too complex to be implemented into the embedded system. In this paper, we propose a cost effective demosaicking algorithm based on edge-orientation map and realize the algorithm in hardware. The proposed algorithm can reduce great hardware cost by adjusting the interpolation flow and simplifying the topology of edge-orientation map. The algorithm has been verified to be high performance by subjective measurement and color peak signal to noise ratio (CPSNR) and has been implemented in Altera FPGA with greatly reduced resources and a real time speed of 200MHz.
Keywords :
cameras; embedded systems; image colour analysis; image segmentation; optical filters; smart phones; Altera FPGA; camera; color peak signal to noise ratio; cost effective hardware; demosaicking algorithm; edge-orientation map; embedded system; frequency 200 MHz; portable equipment; smartphones; Color filter array (CFA); color interpolation; demosaicking; field programmable gate array (FPGA); hardware optimization implementation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications & Signal Processing (WCSP), 2013 International Conference on
Conference_Location :
Hangzhou
Type :
conf
DOI :
10.1109/WCSP.2013.6677199
Filename :
6677199
Link To Document :
بازگشت