• DocumentCode
    651303
  • Title

    Counter-strategy guided refinement of GR(1) temporal logic specifications

  • Author

    Alur, Rajeev ; Moarref, Salar ; Topcu, Ufuk

  • Author_Institution
    Univ. of Pennsylvania, Philadelphia, PA, USA
  • fYear
    2013
  • fDate
    20-23 Oct. 2013
  • Firstpage
    26
  • Lastpage
    33
  • Abstract
    The reactive synthesis problem is to find a finite-state controller that satisfies a given temporal-logic specification regardless of how its environment behaves. Developing a formal specification is a challenging and tedious task and initial specifications are often unrealizable. In many cases, the source of unrealizability is the lack of adequate assumptions on the environment of the system. In this paper, we consider the problem of automatically correcting an unrealizable specification given in the generalized reactivity (1) fragment of linear temporal logic by adding assumptions on the environment. When a temporal-logic specification is unrealizable, the synthesis algorithm computes a counter-strategy as a witness. Our algorithm then analyzes this counter-strategy and synthesizes a set of candidate environment assumptions that can be used to remove the counter-strategy from the environment´s possible behaviors. We demonstrate the applicability of our approach with several case studies.
  • Keywords
    finite state machines; formal specification; temporal logic; GR(1) temporal logic specifications; counter-strategy guided refinement; finite-state controller; formal specification; generalized reactivity fragment; linear temporal logic; reactive synthesis problem; Abstracts; Algorithm design and analysis; Educational institutions; Games; Polynomials; Transducers;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Formal Methods in Computer-Aided Design (FMCAD), 2013
  • Conference_Location
    Portland, OR
  • Type

    conf

  • DOI
    10.1109/FMCAD.2013.6679387
  • Filename
    6679387