DocumentCode :
652954
Title :
Performance modeling for interconnects for conventional and emerging switches
Author :
Rakheja, Shaloo ; Kumar, Vipin ; Naeemi, Azad
Author_Institution :
Massachusetts Inst. of Technol., Cambridge, MA, USA
fYear :
2013
fDate :
2-2 June 2013
Firstpage :
1
Lastpage :
9
Abstract :
This paper quantifies the challenges, limits, and opportunities of interconnects for evolutionary and revolutionary semiconductor technologies of the future. Various exploratory devices and the delays associated with their transport mechanisms are quantified. Graphene is selected as the interconnect material of choice because of its excellent transport properties over the conventional Cu/low-K: interconnects currently serving as the communication medium in integrated circuits. Compact models that describe the transport properties in graphene (electron mean free path, mobility, spin relaxation) are presented. These compact models are used to (i) evaluate the performance and energy-per-bit of graphene interconnects in electrical and spintronic domains and (ii) compare these metrics against those of conventional electrical interconnects at the end of silicon roadmap technology node (minimum feature size of 7.5 nm).
Keywords :
carrier mobility; electron mean free path; graphene; integrated circuit interconnections; integrated circuit modelling; switches; C; electrical domains; electron mean free path; energy-per-bit; graphene interconnects; interconnects; mobility; performance modeling; spin relaxation; spintronic domains; switches; transport properties; Delays; Graphene; Integrated circuit interconnections; Phonons; Resistance; Scattering; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Level Interconnect Prediction (SLIP), 2013 ACM/IEEE International Workshop on
Conference_Location :
Austin, TX
Type :
conf
DOI :
10.1109/SLIP.2013.6681683
Filename :
6681683
Link To Document :
بازگشت