Title :
Chip-scale physical interconnect models (Tutorial)
Author :
Topaloglu, Rasit O.
Author_Institution :
IBM Semicond. R&D Center, Hopewell Junction, NY, USA
Abstract :
Modeling layout-dependent interconnect processing steps is useful to predict integrated circuit design behavior. We illustrate key data and steps in developing etch, electrochemical deposition (ECD), and chemical-mechanical polishing (CMP) models in order to predict chip topography. We utilize an interferometer for validation of models for the first time. Such models are useful to select optimal fill algorithms using a novel DOE-based flow as proposed herein.
Keywords :
chemical mechanical polishing; electrodeposition; etching; integrated circuit design; integrated circuit interconnections; DOE-based flow; chemical-mechanical polishing; chip topography; chip-scale physical interconnect models; electrochemical deposition; etch; integrated circuit design; interferometer; layout-dependent interconnect processing steps; Arrays; Biological system modeling; Data models; Integrated circuit modeling; Metrology; Semiconductor device modeling; Surfaces;
Conference_Titel :
System Level Interconnect Prediction (SLIP), 2013 ACM/IEEE International Workshop on
Conference_Location :
Austin, TX
DOI :
10.1109/SLIP.2013.6681684