DocumentCode :
654013
Title :
Rapid design and prototyping of a reconfigurable decoder architecture for QC-LDPC codes
Author :
Murugappa, Purushotham ; Lapotre, Vianney ; Baghdadi, Amer ; Jezequel, Michel
Author_Institution :
Telecom Bretagne, Lab.-STICC, Inst. Mines-Telecom, Brest, France
fYear :
2013
fDate :
3-4 Oct. 2013
Firstpage :
87
Lastpage :
93
Abstract :
Many modern and emerging designs require having efficient dynamically reconfigurable and reprogrammable processors. However, when the implemented design needs an upgrade, newly added features have to be quickly supported and validated. This is clearly noticed in modern receivers of recent wireless communication standards that feature continuously different frame lengths and code rates for the channel decoder. This paper explores with an example the possibility of realizing a flexible channel decoder to implement and validate new/incremental algorithm changes with fast turnaround time in design. An application specific instruction-set processor (ASIP) is proposed as flexible core that can decode low-density parity-check (LDPC) codes with the various block sizes and code rates as specified in WiFi and WiMAX standards. Furthermore, the proposed architecture enables quick support of other Quasi-Cyclic LDPC (QC-LDPC) codes, e.g. DVB-S2, with simple incremental hardware changes at design time.
Keywords :
WiMax; channel coding; codecs; cyclic codes; parity check codes; radio receivers; software prototyping; telecommunication computing; wireless LAN; ASIP; LDPC codes; QC-LDPC codes; WiFi standards; WiMAX standards; application specific instruction-set processor; channel decoder; code rates; fast turnaround time; flexible channel decoder; frame lengths; low-density parity-check; quasi-cyclic LDPC codes; rapid design; rapid prototyping; receivers; reconfigurable decoder architecture; reconfigurable processors; reprogrammable processors; wireless communication standards; Decoding; Digital video broadcasting; IEEE 802.11 Standards; Parity check codes; Throughput; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping (RSP), 2013 International Symposium on
Conference_Location :
Montreal, QC
Type :
conf
DOI :
10.1109/RSP.2013.6683963
Filename :
6683963
Link To Document :
بازگشت