Title :
Integration of a Highly Scalable, Multi-FPGA-Based Hardware Accelerator in Common Cluster Infrastructures
Author :
Knodel, Oliver ; Georgi, Andy ; Lehmann, Patrick ; Nagel, Wolfgang E. ; Spallek, Rainer G.
Author_Institution :
Dept. of Comput. Sci., Tech. Univ. Dresden, Dresden, Germany
Abstract :
Heterogeneous systems consisting of general-purpose processors and different types of hardware accelerators are becoming more and more common in HPC systems. Especially Field Programmable Gate Arrays (FPGAs) provide an energy-efficient way to achieve high performance. Numerous application areas, including bio- and neuroinformatics, require enormous processing capability and employ simple computation cores, elementary data structures and algorithms highly suitable for FPGAs. To allow an efficient work with distributed FPGAs, it is necessary to provide a simple and scalable integration of these FPGAs in a common cluster architecture and to permit an easy access to these resources. Our approach enables a system-wide dynamic partitioning, a batch-based administration and the monitoring of FPGA resources. The system can easily be reconfigured to user-specific requirements and provides a high degree of flexibility and performance.
Keywords :
field programmable gate arrays; parallel architectures; FPGA resources batch-based administration; FPGA resources batch-based monitoring; HPC systems; common cluster architecture; common cluster infrastructures; distributed FPGAs; field programmable gate arrays; high performance computing; highly scalable multiFPGA-based hardware accelerator; system-wide dynamic partitioning; user-specific requirements; Computer architecture; Field programmable gate arrays; Hardware; Program processors; Protocols; Random access memory; Tiles; FPGA; OpenCL; architecture; cluster; hybrid;
Conference_Titel :
Parallel Processing (ICPP), 2013 42nd International Conference on
Conference_Location :
Lyon
DOI :
10.1109/ICPP.2013.106