Title :
Modifications of silicon nitride materials for SONOS memories
Author :
Ioannou-Sougleridis, V. ; Dimitrakis, P. ; Normand, P. ; Nikolaou, N. ; Simatos, D. ; Bonafos, C. ; Schamm-Chardon, S. ; Benassayag, G.
Author_Institution :
Dept. of Microelectron., NCSR Demokritos, Attika, Greece
Abstract :
In this work we review the development of ion beam modified silicon nitride charge trap memories. Silicon low energy (typically ~1 keV) ion implantation into silicon oxide/nitride dielectric stacks may lead to two different memory structures depending on the post implantation processing steps. Annealing at 950 °C for 30 min in inert ambient of the implanted oxide/nitride stacks leads to the formation of a silicon nanoparticle band into the silicon nitride. To be functional such a structure required the subsequent deposition of a control dielectric layer. Alternatively wet oxidation at 850 °C for 15 min of the same dielectric stacks leads to the formation of a thick top silicon oxide layer. Although both structures can inject and trap electrons and holes within the nitride layer, the latter ones have an enhanced ability to retain the trapped charge, fulfilling thus the 10 years retention requirement. This property is attributed to the modification of the silicon nitride layer deep traps under the influence of the ion implantation and wet oxidation process steps. Furthermore, comparison between low-thermal budget wet oxidized silicon and inert ion (Ar, N) implanted oxide/nitride stacks shows that the formation of the top oxide depends strongly upon the implanted ions. These comparisons also indicated that nitrogen implanted oxide-nitride stacks shows a similar ability to retain the trapped charge. The above results demonstrate that low-energy ion implantation is an effective and versatile technique for the synthesis of high performance charge trapping memories.
Keywords :
annealing; dielectric materials; electron traps; ion beam applications; ion implantation; nanoparticles; oxidation; random-access storage; silicon compounds; Ar; SONOS memory; SiN; annealing; charge trapping memory; dielectric layer deposition; electron trap; ion beam; ion implantation; post implantation processing step; silicon nanoparticle band; silicon nitride charge trap memory; silicon nitride dielectric stack; silicon nitride material; silicon oxide dielectric stack; temperature 850 C; temperature 950 C; thick top silicon oxide layer; time 15 min; time 30 min; wet oxidation process step; Dielectrics; Electric fields; Electron traps; Logic gates; Silicon; Substrates;
Conference_Titel :
Semiconductor Conference (CAS), 2013 International
Conference_Location :
Sinaia
Print_ISBN :
978-1-4673-5670-1
Electronic_ISBN :
1545-827X
DOI :
10.1109/SMICND.2013.6688073