DocumentCode :
657341
Title :
ESD protection with BIMOS transistor for bulk & FDSOI advanced CMOS technology
Author :
Galy, Ph ; Bourgeat, Johan ; Lim, Taegu ; Fenouillet-Beranger, C. ; Golanski, Dominique
Author_Institution :
STMicroelectron., Crolles, France
Volume :
2
fYear :
2013
fDate :
14-16 Oct. 2013
Firstpage :
171
Lastpage :
174
Abstract :
The purpose of this paper is to introduce the ESD protection using BIMOS transistor in bulk CMOS and in hybrid area for 28nm FDSOI High k metal gate. Moreover the DC behavior is also performed. Thus, this study introduces an ESD protection with a minimum of silicon area consumption and efficient to protect the MOS transistors with thin & thick oxide and also in thin silicon film. TCAD simulations are done in 2D and 3D with classical equation of semiconductor. Moreover, all results are done through silicon measurements on demonstrator devices.
Keywords :
BIMOS integrated circuits; CMOS analogue integrated circuits; electrostatic discharge; elemental semiconductors; high-k dielectric thin films; silicon-on-insulator; technology CAD (electronics); BIMOS transistor; DC behavior; ESD protection; FDSOI high-k metal gate; FDSOI-advanced CMOS technology; MOS transistor protection; TCAD simulation; bulk CMOS technology; demonstrator devices; semiconductor classical equation; silicon area consumption; silicon measurement; size 28 nm; thin silicon film; BiCMOS integrated circuits; CMOS integrated circuits; CMOS technology; Electrostatic discharges; Logic gates; Silicon; Transistors; BIMOS transistor; CMOS; ESD protection; FDSOI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2013 International
Conference_Location :
Sinaia
ISSN :
1545-827X
Print_ISBN :
978-1-4673-5670-1
Electronic_ISBN :
1545-827X
Type :
conf
DOI :
10.1109/SMICND.2013.6688646
Filename :
6688646
Link To Document :
بازگشت