Title :
Analytical performance analysis of mesh network-on-chip based on network calculus
Author :
Moussa, Neila ; Tourki, Rached
Abstract :
The design of on chip interconnection architecture (NoC) should carefully take on consideration both hardware and communication constraints in order to built up a system that meets quality of service requirements. In NoC architecture, the on chip switch available hardware and software resources drive up the global performances of communication processes. Therefore it is crucial, before the physical design process, to carry out the required capacities such as buffer depth and management-tasks of a flit. In fact, one of the most critical parameters that can affect communication characteristics are the available memory space in addition to flit-time processing according to a given scheduling approach. This paper deals with these concepts. It presents a study of NoC switch using Network Calculs (NC) theory. It provides an analytic model of the internal on chip switch architecture to study the performance with a mathematical approach. This helps to specify the best physical and logical characteristics that can achieve enhanced performances.
Keywords :
calculus of communicating systems; network-on-chip; performance evaluation; NoC architecture; NoC switch; chip interconnection architecture; communication processes; flit time processing; hardware resources; management tasks; memory space; mesh network on chip; network calculus theory; on chip switch; performance analysis; scheduling; software resources; Computer architecture; Delays; Equations; Mathematical model; Multiplexing; Routing; Switches; Network Calculs(NC); Network on chip (NoC); Qualité de Service (QoS);
Conference_Titel :
Control, Decision and Information Technologies (CoDIT), 2013 International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4673-5547-6
DOI :
10.1109/CoDIT.2013.6689565