DocumentCode :
658525
Title :
A TSV Repair Scheme Using Enhanced Test Access Architecture for 3-D ICs
Author :
Chi-Chun Yang ; Che-Wei Chou ; Jin-Fu Li
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
7
Lastpage :
12
Abstract :
Three-dimensional (3-D) integration technology using through-silicon via (TSV) is an emerging integrated-circuit (IC) design technology. In this paper, we propose a repair scheme to enhance the yield of TSVs in 3-D ICs. The proposed TSV repair scheme uses an enhanced test access architecture to alleviate the requirement of additional repair registers such that the area cost can be drastically reduced. In comparison with existing scan-based test and repair approaches, simulation and analysis results show that the proposed TSV repair scheme can provide the best final yield and consume the smallest area cost for 128 TSVs with one spare TSV. On the other hand, the proposed repair schemes with 1149.1-based and 1500-based wrapper cells for 128 TSVs only need 12% and 20% additional area cost in comparison with the 1149.1 and 1500 test access architectures.
Keywords :
integrated circuit design; three-dimensional integrated circuits; 1149.1-based wrapper cells; 1500-based wrapper cells; 3D ICs; 3D integration technology; IC design technology; TSV repair scheme; enhanced test access architecture; integrated-circuit design technology; three-dimensional integration technology; through-silicon via; Computer architecture; Fuses; Maintenance engineering; Registers; Silicon; Switches; Through-silicon vias; 3-D IC; repair; test; through-silicon via;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2013.12
Filename :
6690606
Link To Document :
بازگشت