DocumentCode :
658529
Title :
Peak Capture Power Reduction for Compact Test Sets Using Opt-Justification-Fill
Author :
Eggersgluss, Stephan
Author_Institution :
Inst. of Comput. Sci., Univ. of Bremen, Bremen, Germany
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
31
Lastpage :
36
Abstract :
Excessive test power consumption is one of the obstacles which the chip industry currently faces. Peak capture power reduction typically leads to high pattern counts which increase test costs. This paper proposes a new methodology to reduce peak capture power during at-speed scan testing. In this method, a novel X-filling technique Opt-Justification-fill which uses optimization techniques to compute promising X-bits for low-power filling is proposed. This method is tightly integrated into a dynamic compaction flow to create silent test cubes with high compaction ability. By this, X-filling for fault detection and reducing switching activity is balanced. The proposed methodology can be applied during initial compact test set generation as well as a post-ATPG stage for a previously generated test set to reduce switching activity. Experiments show a significant reduction of peak capture power. At the same time, the pattern count increases only moderately which leads to reduced test costs.
Keywords :
automatic test pattern generation; fault diagnosis; logic testing; low-power electronics; optimisation; X-filling technique; at-speed scan testing; chip industry; compact test sets; fault detection; low-power filling; opt-justification-fill; optimization techniques; pattern count; peak capture power reduction; post-ATPG stage; test costs; test power consumption; Automatic test pattern generation; Compaction; Fault detection; Optimization; Power demand; Switches; ATPG; LSA; SAT; Test Power; X-Filling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2013.16
Filename :
6690610
Link To Document :
بازگشت