DocumentCode :
658536
Title :
Failure Localization of Logic Circuits Using Voltage Contrast Considering State of Transistors
Author :
Nikaido, Masafumi ; Funatsu, Yukihisa ; Seiyama, Tetsuya ; Nonaka, Jorji ; Shigeta, Kazuki
Author_Institution :
Product Failure Anal. Dept., Renesas Electron. Corp., Kawasaki, Japan
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
67
Lastpage :
72
Abstract :
This work presents our improvement of the failure localization techniques of logic circuits using voltage contrast (VC) in yield enhancement. VC analysis is known as a useful technique for finding defects by comparing scanning electron microscope (SEM) images of a faulty device with those of a good device. However, the observation region in VC analysis should be narrowed down in advance and then failure analysis (FA) engineers need to find small differences in the SEM images in order to make it effective. We improved the software tools of the scan-based diagnosis and VC analysis support to overcome these difficulties. A hybrid technique using the fail data in both the bypass and compression modes in chain fault diagnosis reduces the diagnosis time while suppressing the amount of data explosion concerning the faulty chains. In VC analysis, accurate VC images were emulated from the design layout by taking into account the states of the transistors in the FA phase such as the "on/off" states, gate leakage, and short to ground of the power lines. FA engineers can localize the fault sites with an anomalous contrast by cross-matching between a SEM image of a faulty device and the emulated VC image without using a SEM image of a good device. These techniques accelerate the failure localization in yield enhancement and we demonstrate some examples in this paper.
Keywords :
fault diagnosis; integrated circuit reliability; integrated circuit yield; logic circuits; logic design; logic gates; scanning electron microscopy; FA; SEM images; VC analysis; VC images; bypass modes; circuit defects; compression modes; data explosion; design layout; failure analysis; failure localization techniques; fault diagnosis; fault sites localization; faulty chains; faulty device; gate leakage; logic circuits; on/off states; power lines; scan-based diagnosis; scanning electron microscope; software tools; transistors; voltage contrast; yield enhancement; Circuit faults; Fault diagnosis; Layout; Scanning electron microscopy; Software; Transistors; Yield estimation; chain faults; failure analysis; scan-based diagnosis; voltage contrast; yield enhancement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2013.21
Filename :
6690617
Link To Document :
بازگشت