DocumentCode :
658551
Title :
Post-bond Testing of the Silicon Interposer and Micro-bumps in 2.5D ICs
Author :
Ran Wang ; Chakrabarty, Krishnendu ; Eklow, Bill
Author_Institution :
ECE Dept., Duke Univ., Durham, NC, USA
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
147
Lastpage :
152
Abstract :
2.5D integration is emerging as a precursor to stacked 3D ICs. Since the silicon interposer and micro-bumps in 2.5D integration can suffer from fabrication and assembly defects, post-bond testing is necessary for product qualification. This paper proposes and evaluates an interposer test architecture based on extensions to the IEEE 1149.1 Std. The proposed method enables access to interconnects inside the interposer by probing on the C4 bumps. It provides an effective test method for opens, shorts, and interconnect delay fault in the interposer. Moreover, micro-bumps can be tested through test paths that include dies on the interposer. HSPICE simulation results show that a large range of defects can be detected, diagnosed, and characterized using the proposed approach.
Keywords :
elemental semiconductors; integrated circuit testing; silicon; 2.5D IC; HSPICE; IEEE 1149.1 Std; interconnect delay fault; interposer test architecture; microbumps; post-bond testing; silicon interposer; stacked 3D IC; Clocks; Computer architecture; Delays; IEEE standards; Resistance; Silicon; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2013.36
Filename :
6690632
Link To Document :
بازگشت