Title :
Fault Scrambling Techniques for Yield Enhancement of Embedded Memories
Author :
Shyue-Kung Lu ; Hao-Cheng Jheng ; Hashizume, Masaki ; Jiun-Lang Huang ; Ning, Peng
Author_Institution :
Dept. Electr. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
Abstract :
Instead of merely using redundant rows/columns to replace faulty cells, error-correcting codes are also considered an effective technique to cure permanent faults for the enhancement of fabrication yield and reliability of memories. However, if the number of faulty bits in a codeword is greater than 1, the protection capability of the widely used SEC-DED (single-error correction and double-error detection) codes will be limited. In order to cure this dilemma, efficient fault scrambling techniques are proposed in this paper. Unlike the fixed constituting memory cells of a codeword in the conventional EDAC schemes, we try to reconstruct the memory cells of code words such that each codeword consists of at most one faulty cell. The corresponding scrambling circuits are also proposed and a simulator is developed to evaluate the repair rates and hardware overhead. According to experimental results, the repair rates can be improved significantly with negligible hardware overhead.
Keywords :
built-in self test; error correction codes; error detection codes; integrated circuit reliability; integrated circuit yield; integrated memory circuits; EDAC; SEC-DED; double-error detection codes; embedded memories; error correcting codes; fabrication yield; fault scrambling; hardware overhead; integrated circuit reliability; single-error correction codes; yield enhancement; Arrays; Built-in self-test; Circuit faults; Decoding; Error correction codes; Hardware; Maintenance engineering; BISR; ECC; Embedded Memory; Reliability; Yield;
Conference_Titel :
Test Symposium (ATS), 2013 22nd Asian
Conference_Location :
Jiaosi Township
DOI :
10.1109/ATS.2013.48