DocumentCode
658952
Title
A 25mA CMOS LDO with −85dB PSRR at 2.5MHz
Author
Jianping Guo ; Ka Nang Leung
Author_Institution
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, Hong Kong, China
fYear
2013
fDate
11-13 Nov. 2013
Firstpage
381
Lastpage
384
Abstract
A CMOS low-dropout regulator (LDO) with high power-supply rejection ratio (PSRR) achieved by the proposed supply ripple feed-forward path is presented in this paper. The LDO is simple with two additional low-pass filters included. No extra power is consumed when comparing to the traditional design. The proposed LDO is implemented in 0.18-μ m CMOS technology. It occupies active area of 0.042 mm2. With the proposed embedded supply ripple feed-forward path, in the maximum loading of 25 mA, it achieves PSRR of -85 dB at 2.5 MHz and PSRR better than -55 dB when frequency is below 5 MHz with a 4.7-μF output capacitor. The measured quiescent current is 15 μA only. The overshoot and undershoot voltages are less than 40 mV when loading changes between 1 mA and 25 mA within 40 ns. The LDO achieves line and load regulations of 3 mV/V and 50 μV/mA, respectively.
Keywords
CMOS integrated circuits; feedforward; low-pass filters; voltage regulators; CMOS LDO technology; CMOS low-dropout regulator; PSRR; capacitance 4.7 muF; current 25 mA; embedded supply ripple feedforward path; frequency 2.5 MHz; low-pass filters; power-supply rejection ratio; size 0.18 mum; time 40 mus; Bandwidth; CMOS integrated circuits; Loading; Logic gates; Power transistors; Regulators; Solid state circuits; embedded feed-forward path; low-dropout regulator; power-supply rejection ratio; supply ripple cancellation; transient response;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference (A-SSCC), 2013 IEEE Asian
Conference_Location
Singapore
Print_ISBN
978-1-4799-0277-4
Type
conf
DOI
10.1109/ASSCC.2013.6691062
Filename
6691062
Link To Document