DocumentCode :
658979
Title :
Efficient analog layout prototyping by layout reuse with routing preservation
Author :
Ching-Yu Chin ; Po-Cheng Pan ; Hung-Ming Chen ; Tung-Chieh Chen ; Jou-Chun Lin
Author_Institution :
Inst. of Electron. & SoC Center, Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
40
Lastpage :
47
Abstract :
To strive for better circuit performance on analog design, layout generation heavily relies on experienced analog designers´ effort. Other than general analog constraints such as symmetry and wire-matching are commonly embraced in many proposed works, analog circuit performance is also sensitive to routing behavior. This paper presents a CDT-based layout extraction to preserve routing behavior of the reference layout. Furthermore, a generalized layout prototyping methodology is proposed based on the layout extraction to achieve routing reuse. The proposed layout prototyping is applied to a variable-gain amplifier and a folded-cascode operational amplifier for both migration and prototypes generation. Experimental results show that our approach effectively reduces design cycle time and simultaneously produces reasonable performance.
Keywords :
analogue integrated circuits; integrated circuit layout; network routing; operational amplifiers; CDT based layout extraction; analog design; analog layout prototyping; design cycle time reduction; folded cascode operational amplifier; generalized layout prototyping; layout generation; layout reuse; reference layout; routing preservation; routing reuse; variable gain amplifier; wire matching; Circuit optimization; Correlation; Layout; Routing; Topology; Video recording; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2013 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2013.6691095
Filename :
6691095
Link To Document :
بازگشت