DocumentCode :
659036
Title :
Joint sizing and adaptive independent gate control for FinFET circuits operating in multiple voltage regimes using the logical effort method
Author :
Xue Lin ; Yanzhi Wang ; Pedram, Massoud
Author_Institution :
Univ. of Southern California, Los Angeles, CA, USA
fYear :
2013
fDate :
18-21 Nov. 2013
Firstpage :
444
Lastpage :
449
Abstract :
FinFET has been proposed as an alternative for bulk CMOS in current and future technology nodes due to more effective channel control, reduced random dopant fluctuation, high ON/OFF current ratio, lower energy consumption, etc. Key characteristics of FinFET operating in the sub/near-threshold region are very different from those in the strong-inversion region. This paper first introduces an analytical transregional FinFET model with high accuracy in both sub- and near-threshold regimes. Next, the paper extends the well-known and widely-adopted logical effort delay calculation and optimization method to FinFET circuits operating in multiple voltage (sub/near/super-threshold) regimes. More specifically, a joint optimization of gate sizing and adaptive independent gate control is presented and solved in order to minimize the delay of FinFET circuits operating in multiple voltage regimes. Experimental results on a 32nm Predictive Technology Model for FinFET demonstrate the effectiveness of the proposed logical effort-based delay optimization framework.
Keywords :
MOSFET; adaptive control; circuit optimisation; semiconductor device models; FinFET circuit optimization method; adaptive independent gate control; analytical transregional FinFET model; bulk CMOS; effective channel control; energy consumption; high ON-OFF current ratio; joint sizing; logical effort method; logical effort-based delay optimization framework; multiple voltage regimes; near-threshold region; predictive technology model; reduced random dopant fluctuation; size 32 nm; subthreshold region; Delays; FinFETs; Integrated circuit modeling; Inverters; Logic gates; Optimization; Threshold voltage; FinFET; delay optimization; independent gate control; logical effort; sub/near-threshold;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2013 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2013.6691155
Filename :
6691155
Link To Document :
بازگشت