DocumentCode :
667688
Title :
A 13 bits 4.096 GHz 45 nm CMOS digital decimation filter chain using Carry-Save format numbers
Author :
Yanxiang Huang ; Kapoor, Ajay ; Rutten, R. ; de Gyvez, Jose Pineda
Author_Institution :
Tech. Univ. Eindhoven, Eindhoven, Netherlands
fYear :
2013
fDate :
11-12 Nov. 2013
Firstpage :
1
Lastpage :
4
Abstract :
In this paper we analyze the architecture of a 13 bits 4.096 GHz multistage decimation filter for multi-standards radio receivers. The proposed solution uses shift-and-adder for high data rate decimation stages and hardware multiply-accumulator for low data rate stages. It also explored the benefits of using Carry-Save format numbers over binary format number. The proposed decimation filter chain is implemented in 45 nm CMOS technology, which exploits the advantage of all architectures and exhibit the best area-power trade-off. It reduces power by 13.7%, compared with a conventional filter chain using only binary number which equals in area.
Keywords :
CMOS digital integrated circuits; adders; digital filters; microwave filters; microwave integrated circuits; radio receivers; CMOS digital multistage decimation filter chain; binary format number; carry-save format number; frequency 4.096 GHz; hardware multiply-accumulator; multistandards radio receiver; shift-and-adder; size 45 nm; word length 13 bit; Computer architecture; Delays; Filter banks; Finite impulse response filters; IIR filters; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2013
Conference_Location :
Vilnius
Type :
conf
DOI :
10.1109/NORCHIP.2013.6702042
Filename :
6702042
Link To Document :
بازگشت