DocumentCode :
67218
Title :
Soft error interception latch: double node charge sharing SEU tolerant design
Author :
Katsarou, K. ; Tsiatouhas, Y.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of Ioannina, Ioannina, Greece
Volume :
51
Issue :
4
fYear :
2015
fDate :
2 19 2015
Firstpage :
330
Lastpage :
332
Abstract :
As technology scales down, soft errors, because of single event upsets (SEUs) that affect multiple nodes (through multiple node charge sharing), become a serious concern in nanometre technology integrated circuits. Existing radiation hardening techniques provide partial or no immunity when more than one node are affected. A new latch topology is presented that guarantees soft error tolerance when a single node or any arbitrary combination of node pairs is affected by an SEU. The proposed scheme exploits a positive feedback loop which consists of C-elements. Simulation results validate the efficiency of the new design over existing soft error hardening techniques such as BISER, FERST and TPDICE.
Keywords :
flip-flops; logic design; nanoelectronics; radiation hardening (electronics); BISER; C-elements; FERST; TPDICE; double node charge sharing SEU tolerant design; latch topology; multiple node charge sharing; nanometre technology integrated circuits; positive feedback loop; radiation hardening techniques; single event upsets; soft error hardening techniques; soft error interception latch; soft error tolerance;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.4374
Filename :
7042424
Link To Document :
بازگشت