DocumentCode :
67234
Title :
Improving Energy Efficiency in FPGA Through Judicious Mapping of Computation to Embedded Memory Blocks
Author :
Ghosh, A. ; Paul, Sudipta ; Park, Jongho ; Bhunia, Swarup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH, USA
Volume :
22
Issue :
6
fYear :
2014
fDate :
Jun-14
Firstpage :
1314
Lastpage :
1327
Abstract :
Field-programmable gate arrays (FPGAs) are being increasingly used as a preferred prototyping and accelerator platform for diverse application domains, such as digital signal processing (DSP), security, and real-time multimedia processing. However, mapping of these applications to FPGA typically suffers from poor energy efficiency because of high energy overhead of programmable interconnects (PI) in FPGA devices. This paper presents an energy-efficient heterogenous application mapping framework in FPGA, where the conventional application mappings to logic and DSP blocks (for DSP-enhanced FPGA devices) are combined with judicious mapping of specific computations to embedded memory blocks. A complete mapping methodology including functional decomposition, fusion, and optimal packing of operations is proposed and efficiently used to reduce the large energy overhead of PIs. Effectiveness of the proposed methodology is verified for a set of common applications using a commercial FPGA system. Experimental results show that the proposed heterogenous mapping approach achieves significant energy improvement for different input bit-widths (e.g., more than 35% of energy savings with 8 bit or smaller bit inputs compared to the corresponding mapping in configurable logic blocks). For further reduction of energy, we propose an energy/accuracy tradeoff approach, where the input operand bit-width is dynamically truncated to reduce memory area and energy at the expense of modest degradation in output-accuracy. We show that using a preferential truncation method, up to 88.6% energy savings can be achieved in a 32-tap finite impulse response filter with modest impact on the filter performance.
Keywords :
FIR filters; SRAM chips; embedded systems; energy conservation; field programmable gate arrays; integrated circuit design; low-power electronics; DSP-enhanced FPGA devices; PI; accelerator platform; digital signal processing; embedded memory blocks; energy efficiency; energy overhead; energy-efficient heterogenous application mapping framework; field programmable gate arrays; finite impulse response filter; functional decomposition; heterogenous mapping; judicious mapping; mapping methodology; memory area; optimal packing; preferential truncation method; programmable interconnects; real-time multimedia processing; Digital signal processing; Energy consumption; Field programmable gate arrays; Performance evaluation; Random access memory; Table lookup; Embedded random access memory (RAM); energy-efficiency; field-programmable gate array (FPGA); memory-based computing; memory-based computing.;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2013.2271696
Filename :
6573396
Link To Document :
بازگشت