DocumentCode :
674984
Title :
A novel circuit topology for clock-gating-cell suitable for sub/near-threshold designs
Author :
Nejat, Mehrzad ; Abdevand, Mojtaba Mohammadi ; Farahani, Alireza Mazraee
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2013
fDate :
30-31 Oct. 2013
Firstpage :
45
Lastpage :
49
Abstract :
In this paper, a novel circuit topology is presented for Clock gating cell in which the basic parts (gater and latch) are realized with transmission gate. The simple structure and small amount of leakage power make this topology suitable for ultra-low power designs in sub/near-threshold regions. Circuit simulations and Post-Synthesis simulation results of a simple Clock gated ITC´99 benchmark circuit show considerable improvements in dynamic and leakage power compared to minimum size Clock gating cell in Nangate open cell library while having almost the same driving capability.
Keywords :
circuit simulation; clocks; low-power electronics; network synthesis; network topology; ITC´99 benchmark circuit; Nangate open cell library; circuit simulation; circuit topology; clock-gating-cell suitable; leakage power; post-synthesis simulation; transmission gate; ultra-low power designs; Circuit topology; Clocks; Inverters; Latches; Logic gates; Synchronization; Topology; Clock; Clock Gating Cell; Transmission Gate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2013 17th CSI International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4799-0562-1
Type :
conf
DOI :
10.1109/CADS.2013.6714236
Filename :
6714236
Link To Document :
بازگشت