DocumentCode :
676352
Title :
Design and optimization of heterogeneous tree-based FPGA using 3D technology
Author :
Pangracious, Vinod ; Mehrez, H. ; Marrakchi, Z.
Author_Institution :
LIP6, Univ. Pierre et Marie Curie, Paris VI, Paris, France
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
334
Lastpage :
337
Abstract :
The CMOS technology scaling has greatly improved the overall performance and density of Field Programmable Gate Arrays (FPGAs). However, when looking at the performance metrics such as speed, area and power consumption, the gap is generally very wide for FPGAs compared to application specific integrated circuits (ASICs) mainly due to the programmable interconnect overhead. We propose a 3-dimensional (3D) design methodology using horizontal design partitioning to vertically stack heterogeneous FPGA designs based on a Tree-based multilevel FPGA architecture. We describe the 3D design and optimization methodology to improve speed, interconnect area and power consumption using Tezzaron´s 3D stacking technology.
Keywords :
CMOS logic circuits; circuit optimisation; field programmable gate arrays; integrated circuit design; three-dimensional integrated circuits; 3D design methodology; 3D technology; CMOS technology scaling; field programmable gate array; heterogeneous tree based FPGA; horizontal design partitioning; tree based multilevel FPGA architecture; vertically stack heterogeneous FPGA; Delays; Field programmable gate arrays; Integrated circuit interconnections; Table lookup; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2013 International Conference on
Conference_Location :
Kyoto
Print_ISBN :
978-1-4799-2199-7
Type :
conf
DOI :
10.1109/FPT.2013.6718380
Filename :
6718380
Link To Document :
بازگشت