Title :
Drive matching issues in multi gate CMOS inverter
Author :
Kaushal, Gaurav ; Maheshwaram, Satish ; Dasgupta, S. ; Manhas, Sanjeev Kumar
Author_Institution :
Dept. of Electron. & Commun. Eng., JIIT, Noida, India
Abstract :
In nanowire CMOS design matching n-FET and p-FET current drive and threshold voltage for symmetric performance is a challenging problem. In this paper, we investigate different approaches to match the n- and p-FET drives in silicon nanowire (Si-NW) CMOS inverter. Device design parameters: gate length (LG), number of nanowire (NNW), wire diameter (DNW) and source/drain (S/D) implantation dose (Φ) are used as drive tuning parameters to match the n-FET and p-FET drives. We find that in comparison to use of LG or NNW as tuning parameters, the DNW or Φ tuned CMOS inverters provide significant reduction in circuit active area and active power dissipation. However, the increase of DNW in p-FET required to match the n-FET drive results in a large amount of increase in leakage current in DNW tuned CMOS as compared to Φ tuned NW CMOS inverter. Also, it is found that the effect of process variation on NW device performance is more sensitive with DNW as compared to Φ. It is seen that among all methods, Φ tuned NW CMOS has better overall performance. When compared with the conventional matching approach (multi-NW in p-FET to match the n-FET drive), the Φ tuned NW CMOS inverter shows 38% saving in active power dissipation, and 28% saving in the active area. Hence, Φ tuned NW CMOS inverter is an excellent option for low power applications in Si-NW technology.
Keywords :
CMOS integrated circuits; MOSFET; elemental semiconductors; integrated circuit design; invertors; leakage currents; nanowires; silicon; Si; active power dissipation; circuit active area; drive matching issues; drive tuning parameters; gate-all-around; leakage current; multigate CMOS inverter; n-FET drive; nanowire CMOS design; p-FET drive; silicon nanowire; CMOS integrated circuits; Capacitance; Delays; Field effect transistors; Inverters; Performance evaluation; Tuning; CMOS inverter; Gate-All-Around; Si-nanowire FET;
Conference_Titel :
Signal Processing and Communication (ICSC), 2013 International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-1605-4
DOI :
10.1109/ICSPCom.2013.6719811