DocumentCode :
678777
Title :
Automated flow for generating CMOS custom memory bit map between logical and physical implementation
Author :
Mohammad, Baker ; Eleyan, Nadeem ; Seok, Greg ; Hong Kim
Author_Institution :
Khalifa Univ. of Sci., Technol. & Res., Abu Dhabi, United Arab Emirates
fYear :
2013
fDate :
16-18 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
One of the least popular steps in custom memory design is the tedious task of generating the logical to physical Bit Mapping information. This Bit Mapping information is important for the silicon validation and test engineers to debug failures in the memory blocks on the tester. Historically generating the Bit Mapping document required the designer to manually figure out this mapping and either create a diagram by hand or write a custom script to describe the mapping. This manual process is error prone and hard to validate. For small geometry process technology and big size memory it is important to identify any failing location to facilitate silicon debug. This paper presents an automated flow for generating bit mapping information directly from the physical layout and logical simulations. The flow also generates a graphical interface to identify the location of each memory address. This can be used to identify any potential noise issue (bit flipping) due to interaction between the different memory locations.
Keywords :
CMOS memory circuits; CMOS custom memory bit map generation; automated flow; bit flipping; custom script; graphical interface; location identification; logical implementation; memory blocks; memory locations; physical implementation; silicon validation; test engineers; Decision support systems; Decoding; Erbium;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Symposium (IDT), 2013 8th International
Conference_Location :
Marrakesh
Type :
conf
DOI :
10.1109/IDT.2013.6727105
Filename :
6727105
Link To Document :
بازگشت