Title :
2:1 Multiplexer based design for ternary logic circuits
Author :
Vudadha, Chetan ; Katragadda, Sandeep ; Phaneendra, P. Sai
Author_Institution :
Birla Inst. of Technol. & Sci. - Pilani, Hyderabad, India
Abstract :
This paper presents a design methodology using multiplexers to implement any ternary logic function with carbon nanotube field effect transistors (CNFETs). Ternary logic is one of the promising alternatives to conventional binary logic, since it is possible to achieve simplicity and low power dissipation due to the reduced circuit such as interconnects and chip area. The paper presents a design methodology which uses the combination of Binary 2:1 multiplexers and Ternary multiplexers, to implement Ternary logic circuits. A 1-bit half adder circuits is implemented using the proposed methodology. The proposed implementations are compared with the existing designs for parameters like delay, power etc. Two kinds of 1-bit half adders i.e., delay optimized and power optimized half adders have been designed. Simulation results indicate that the proposed multiplexer based 1-bit half adder design results in 58% average power reduction and 64% power delay product reduction when compared to the existing multiplexer based design.
Keywords :
adders; carbon nanotube field effect transistors; multiplexing equipment; ternary logic; 1-bit half adder circuits; CNFET; binary 2:1 multiplexers; binary logic; carbon nanotube field effect transistors; delay optimized half adders; power optimized half adders; ternary logic function; ternary multiplexers; word length 1 bit; Adders; CNTFETs; Decoding; Delays; Logic gates; Multiplexing; Multivalued logic; CNFET; CNTFET; Multi Valued Logic (MVL); Ternary Decoder; Ternary Multiplexer; Ternary logic;
Conference_Titel :
Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
Conference_Location :
Visakhapatnam
Print_ISBN :
978-1-4799-2750-0
DOI :
10.1109/PrimeAsia.2013.6731176