Title :
A scalable evolvable hardware processing array
Author :
Gallego, Angel ; Mora, Javier ; Otero, Andres ; de la Torre, E. ; Riesgo, T.
Author_Institution :
Center of Ind. Electron. - CEI, Univ. Politec. de Madrid, Madrid, Spain
Abstract :
Evolvable hardware (EH) is an interesting alternative to conventional digital circuit design, since autonomous generation of solutions for a given task permits self-adaptivity of the system to changing environments, and they present inherent fault tolerance when evolution is intrinsically performed. Systems based on FPGAs that use Dynamic and Partial Reconfiguration (DPR) for evolving the circuit are an example. Also, thanks to DPR, these systems can be provided with scalability, a feature that allows a system to change the number of allocated resources at run-time in order to vary some feature, such as performance. The combination of both aspects leads to scalable evolvable hardware (SEH), which changes in size as an extra degree of freedom when trying to achieve the optimal solution by means of evolution. The main contributions of this paper are an architecture of a scalable and evolvable hardware processing array system, some preliminary evolution strategies which take scalability into consideration, and to show in the experimental results the benefits of combined evolution and scalability. A digital image filtering application is used as use case.
Keywords :
field programmable gate arrays; filtering theory; image processing; reconfigurable architectures; resource allocation; DPR; FPGA; SEH; digital image filtering application; dynamic and partial reconfiguration; evolution strategies; evolvable hardware processing array system; resource allocation; scalable evolvable hardware; scalable evolvable hardware processing array; scalable hardware processing array system; Arrays; Clocks; Evolution (biology); Evolutionary computation; Hardware; Multiplexing; Scalability; FPGAs; dynamic and partial reconfiguration; evolvable hardware; scalability;
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
DOI :
10.1109/ReConFig.2013.6732266