DocumentCode :
683610
Title :
Chip to chip hermetic bonding and multi-chip stacking using CuSn bonding technology
Author :
Sekhar, V.N. ; Lee Jun Su ; Hong, Justin See Toh Wai ; Chen Bangtao
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2013
fDate :
11-13 Dec. 2013
Firstpage :
135
Lastpage :
138
Abstract :
In this study, heterogeneous multi-chip stacking with three chips has been demonstrated for 100 μm thin chips using CuSn bonding. Two different die sizes 12×12mm and 3×3mm have been considered and studied. The width of bonding seal rings is 100 μm. For a hermeticity test, cavity chips were bonded to obtain the proper cavity volume of helium leak test as per MIL-STD 883E. The cavity chip size is identical with full wafer thickness and the cavities dimension as 10 mm × 10 mm × 200 μm. In order to stack three dies, CuSn seal rings were patterned onto the front and bottom side of 8” wafers. After patterning CuSn seal rings, the device wafers were temporarily bonded onto carrier wafers as flipped over, and then wafer thinning to 100μm thickness was done. Alignment bonding has been carried out during temporary bonding process. The identical seal ring patterns were processed onto the thinned device wafers. After backside processing of device wafers, thermal slide-off de-bonding method has been employed for de-bonding. The double side patterned wafers were successfully de-bonded for the wafer thicknesses of 100 μm. Cavity chip wafers were fabricated by using Si DRIE process.
Keywords :
copper alloys; elemental semiconductors; helium; integrated circuit bonding; integrated circuit packaging; seals (stoppers); silicon; sputter etching; three-dimensional integrated circuits; tin alloys; CuSn; DRIE process; MIL-STD 883E; Si; alignment bonding; backside processing; bonding seal rings; cavity chip wafers; chip to chip hermetic bonding; helium leak test; hermeticity test; multichip stacking; reactive ion etching; size 10 mum; size 100 mum; size 12 mm; size 200 mum; size 3 mm; temporary bonding; thermal slide-off debonding method; wafer thinning; Bonding; Cavity resonators; Reliability; Seals; Stacking; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC 2013), 2013 IEEE 15th
Conference_Location :
Singapore
Print_ISBN :
978-1-4799-2832-3
Type :
conf
DOI :
10.1109/EPTC.2013.6745699
Filename :
6745699
Link To Document :
بازگشت