Title :
RTL level implementation of high speed-low power Viterbi Encoder & Decoder
Author :
Singh, Pooran ; Vishvakarma, Santosh Kr.
Author_Institution :
VLSI/ULSI Circuit & System Design Lab, School of Engineering, Electrical Engineering Discipline, Indian Institute of Technology (IIT) Indore, M.P., India-453 441
Abstract :
High speed and low power Viterbi Encoder Decoder of rate ½ convolutional coding with a constraint length K = 3 is presented in this paper. After implementation of proposed Viterbi encoder-decoder in Virtex 7 Field Programmable Gate Array (FPGA) kit we come to know that it´s functioning on 393.544 MHz clock and in such a high speed it also maintain a low power of 11.34 mW in Spartan 6 FPGA. Since the FPGA boards used are different and from that we justified that using both logics together in one Integrated Circuit (IC) we can create a high speed and low power Viterbi encoder decoder at the same time with some extra hardware area.
Keywords :
Clocks; Convolutional codes; Decoding; Field programmable gate arrays; Registers; Viterbi algorithm;
Conference_Titel :
Information Science and Technology (ICIST), 2013 International Conference on
Conference_Location :
Yangzhou
Print_ISBN :
978-1-4673-5137-9
DOI :
10.1109/ICIST.2013.6747565